



Smarter and Resilient Societies

co-located with



16-17 November 2015 Metro Manila, Philippines



### Proceedings of the 8<sup>th</sup> AUN/SEED-Net RCEEE 2015 and 11<sup>th</sup> ERDT Conference on Semiconductor and Electronics, Information and Communications Technology, and Energy

Editors: Dr. Joel Joseph S. Marciano Jr. Dr. Jhoanna Rhodette I. Pedrasa Dr. Rhandley D. Cajote

© Copyright 2015 by the Electrical and Electronics Engineering Institute, College of Engineering, University of the Philippines Diliman, Engineering Research and Development for Technology, and ASEAN University Network/Southeast Asia Engineering Education Development Network (AUN/SEED-Net).

All rights reserved.

No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form without the consent of the editors of the Proceedings of the 8<sup>th</sup> AUN/SEED-Net RCEEE 2015 and 11<sup>th</sup> ERDT Conference on Semiconductor and Electronics, Information and Communications Technology, and Energy.

ISBN: 978-616-406-075-3

Published by: ASEAN University Network / Southeast Asia Engineering Education Development Network (AUN/SEED-Net) JICA Project Faculty of Engineering, Bldg. 2 Chulalongkorn University, Bangkok Thailand 10330

Printed in the Philippines by: ERZALAN PRINTING PRESS 45 Cotabato Street, Luzviminda Village, Batasan Hills, Quezon City, Philippines

# 8<sup>th</sup> AUN/SEED-Net Regional Conference on Electrical and Electronics Engineering 2015

co-located with

## **11th ERDT Conference**

on Semiconductor and Electronics, Information and Communications Technology, and Energy

# Envision, Enable and Empower Smarter and Resilient Societies

Published by: ASEAN University Network / Southeast Asia Engineering Education Development Network (AUN/SEED-Net) in partnership with Engineering Research and Development for Technology (ERDT) and University of the Philippines Diliman.

© Copyright 2015

No part of this publication may be reproduced without the consent of the editors of the Proceedings of the 8<sup>th</sup> AUN/SEED-Net Regional Conference on Electrical and Electronics Engineering 2015 and 11<sup>th</sup> ERDT Conference on Semiconductor and Electronics, Information and Communications Technology, and Energy. ISBN: 978-616-406-075-3

## FORMAL EQUIVALENCE VERIFICATION BETWEEN RTL/GATE-LEVEL NETLIST AND FPGA FULL-CHIP NETLIST USING CADENCE CONFORMAL LOGIC EQUIVALENCE CHECKER

Jhon Ray M. Esic<sup>1\*</sup>, Jefferson A. Hora<sup>1</sup> and Edzel A. Raffiñan<sup>2</sup>

<sup>1</sup>EECE Department, College of Engineering, Mindanao State University – Iligan Institute of Technology, PHILIPPINES. <sup>2</sup>Design Engineering, Lattice Semiconductor, PHILIPPINES. \*E-mail: jhonray.esic@g.msuiit.edu.ph

### ABSTRACT

Formal Equivalence Verification (FEV) nowadays has emerged as a method in FPGA design flow. However, FPGA designers didn't give that much of importance of doing FEV on full-chip level. Unlike ASIC, the full chip of FPGA doesn't have any resemblance on a RTL code or Gate-level netlist unless a bitstream (generated via a synthesis tool) is loaded on it. Another reason is that most of the FEV tools are specifically used for ASIC design though some FPGA designers used FEV but not on performing logic equivalence between RTL/Gate-level netlist versus FGPA full-chip netlist.

This paper designs a working process flow and discusses pitfalls encountered along the way. The researcher successfully performs Formal Equivalence Verification between RTL/Gate-level netlist and full chip FPGA using Conformal, a Cadence Logic Equivalence Checking Tool. This study will lay the foundation of performing Formal Equivalence Verification between RTL/Gate-level netlist and FPGA full-chip netlist. Since FEV exhaustively checks for errors and bugs, for future use it may help FPGA designers increase their design efficiency.

Keywords: Formal Equivalence Verification, FPGA, Full-chip FEV, Logic Equivalence Checker.

#### References

[1] Nordstrom, A., "Formal Verification - A viable alternative to simulation?", *IEEE International Verilog HDL Conference*, 1996. Proceedings., pp. 90 – 95, 26-28 Feb 1996, Santa Clara, CA, (1996).

[2] Liao, J. & McDonald, W., 'Logic Equivalence Checking has Arrived for FPGA Developers'', Retrieved from: https://www.cadence.com/rl/Resources/conference\_papers/tp\_LEC\_McDonald.pdf, (2009).